Technical Document
Specifications
Brand
NexperiaLogic Function
Inverter
Number of Elements per Chip
1
Schmitt Trigger Input
No
Maximum Propagation Delay Time @ Maximum CL
2.3 ns @ 2.7 V
Maximum High Level Output Current
-32mA
Maximum Low Level Output Current
32mA
Mounting Type
Surface Mount
Package Type
TSSOP
Pin Count
5
Logic Family
LVC
Dimensions
2.25 x 1.35 x 1mm
Height
1mm
Maximum Operating Supply Voltage
5.5 V
Minimum Operating Temperature
-40 °C
Propagation Delay Test Condition
50pF
Maximum Operating Temperature
+125 °C
Length
2.25mm
Width
1.35mm
Minimum Operating Supply Voltage
1.65 V
Product details
74LVC1G/74LVC2G Family
Low-Voltage CMOS logic
Single gate package
Operating Voltage: 1.65 to 5.5 V
Compatibility: Input LVTTL/TTL, Output LVCMOS
74LVC Family
AED 10.50
AED 0.21 Each (In a Pack of 50) (ex VAT)
AED 11.02
AED 0.22 Each (In a Pack of 50) (inc. VAT)
50
AED 10.50
AED 0.21 Each (In a Pack of 50) (ex VAT)
AED 11.02
AED 0.22 Each (In a Pack of 50) (inc. VAT)
50
Stock information temporarily unavailable.
Please check again later.
Technical Document
Specifications
Brand
NexperiaLogic Function
Inverter
Number of Elements per Chip
1
Schmitt Trigger Input
No
Maximum Propagation Delay Time @ Maximum CL
2.3 ns @ 2.7 V
Maximum High Level Output Current
-32mA
Maximum Low Level Output Current
32mA
Mounting Type
Surface Mount
Package Type
TSSOP
Pin Count
5
Logic Family
LVC
Dimensions
2.25 x 1.35 x 1mm
Height
1mm
Maximum Operating Supply Voltage
5.5 V
Minimum Operating Temperature
-40 °C
Propagation Delay Test Condition
50pF
Maximum Operating Temperature
+125 °C
Length
2.25mm
Width
1.35mm
Minimum Operating Supply Voltage
1.65 V
Product details
74LVC1G/74LVC2G Family
Low-Voltage CMOS logic
Single gate package
Operating Voltage: 1.65 to 5.5 V
Compatibility: Input LVTTL/TTL, Output LVCMOS


